Canceling your registration will remove your access to the event. If you proceed, you will no longer be able to participate or access event-related materials.
Deleting your account will remove your access to the event.
For the last 17 years, CadenceLIVE has brought together technology users, developers, and industry experts to connect, share ideas and best practices, and inspire design creativity. We thank all attendees, speakers, and sponsors who made CadenceLIVE Europe happen.
Most sessions are now available on-demand and you can still visit the Designer Expo where you will find valuable information about our partners and Cadence products and services.
Dermot O’Driscoll leads Arm’s Product Solutions organization for the Infrastructure Line of Business. His responsibilities include definition, delivery and successful deployment of Arm-based products across the range of Infrastructure segments. With a detailed knowledge of datacenter and networking applications he leads a team responsible for Arm’s IP and Software products in those markets. Mr. O’Driscoll works with Arm’s partners to enable development of class leading SOCs, and engages OEMs and Cloud Service Providers (CSPs) to ensure successful deployment of efficient Arm-based solutions.
Learn about Arm and Cadence’s long-standing history of collaboration which continues with the latest Arm® Neoverse™ development. .
Yufeng Luo is Vice President R&D leading the Digital Design Implementation (DDI) business unit at Cadence, and is responsible for the product development of Genus, Innovus, and Joules. He joined Cadence in 2012, and was the main architect of the innovative GigaPlace technology in Innovus. Before Cadence, Yufeng spent time at Synopsys from 1997 to 2003, and Sierra Design Automation/Mentor Graphics from 2003 to 2012, leading various EDA projects. Yufeng has a MSEE from the University of Texas at Austin, and BSEE from Shanghai Jiaotong University.
Balancing performance and power constraints to deliver energy efficient products is critically important for system on chip designs. Discover how Cadence are innovating in areas like system-level power optimization, machine learning and 3D-IC to help meet energy-efficient design goals.
Ravi is the Product Engineering Engagement Architect at Cadence focused on ARM CPU implementation. Ravi has more than 20 years design implementation experience, specific to CPU designs. Prior to joining Cadence, Ravi was SOC full chip timing lead at Intel, where he was responsible for Intel’s Mobile SOC timing closure and worked on various CPU implementation projects with Intel. Ravi was with Intel for 14 years, where he held a variety of Design implementation and Development leadership roles. Ravi earned a Bachelor of Engineering from Osmania University, Hyderabad India and an M.S from OGI Oregon.
Rod Metcalfe (Q&A)
See how Arm used the Cadence full-flow digital solution to achieve 4GHz on a 5nm foundry node implementation of the latest data center-class Arm processor.
Krishna joined Arm in 2005, and has been involved in physical design/implementation of Cortex A/X class CPUs, and Neoverse V/N class CPUs coming out of Austin CPU design center, ever since. He is working with Cadence tools for almost and continues engagement on new methodologies, the latest being hierarchical flows. Arm successfully deployed this flow for current generation of CPUs, and switched to this flow as baseline for future CPU implementations coming out of Austin.
Brian Wallace joined Cadence in 1997 and is currently an Application Engineer Architect in the Digital Implementation & Signoff Group. Brian has over 20 years of experience in EDA developing flows and solutions for leading edge designs and process nodes. Brian holds a BSEE from Seattle University.
Rod Metcalfe (Q&A)
Learn about a novel smart hierarchy flow which has demonstrated a 30% reduction in implementation turn-around time for current Arm CPU designs.
Rama Lakamsani has over 30 years of experience working in CAD support, IC design flow and methodology areas after graduating with an MSEE from University of North Carolina, Charlotte. He joined ARM in 2011 as a Principal Applications Engineer specializing in implementation support. He currently manages a group supporting physical design of Arm processor cores and subsystems with responsibilities including training, consulting, development and customer service.
Desmond is AE Director responsible for technical engagements at ARM in the North America region enabling the deployment of Cadence’s Digital Implementation and Signoff solutions. In his 20 years with Cadence, Desmond supported a wide spectrum of customers with needs across the complete digital and signoff solutions space.
Rod Metcalfe (Q&A)
Part of energy efficient design is optimizing power using activity stimulus data from realistic workload scenarios. Arm have been using Cadence activity driven power optimization as part of the latest mobile CPU implementation.
Rob Christy is a Technical Director and Distinguished Engineer at ARM working in the Central Engineering
Systems team to enable partners to build complex SoC. Rob believes in driving technical system solutions
by collaborating with ecosystem partners in the areas of IP, EDA and SW. After joining Arm in 2002 he has
worked on various SoC development platforms and CPUs eg. Cortex-A8, Cortex-A57. Bringing more than 28
years’ experience building these complex SoCs. Rob holds a Master of Science in VLSI Systems Engineering
from Manchester University (formerly UMIST), UK.
Sr. Product Engineering Group Director at Cadence Design Systems
Rod Metcalfe (Q&A)
For true timing signoff, it is essential to combine accurate voltage supply distribution analysis with the timing delay calculations. As part of Neoverse CPU design, Arm are using Tempus-PI, an integrated IR-drop/STA solution, combining the accuracy and speed of Tempus STA with Voltus IR drop analysis.
Ajay Chopra is a Director for Design Enablement with the Physical Design Group at Arm, and is responsible for managing standard cells and I/O flows, and defining cloud strategy for the Physical Design Group. He has over 20 years of experience in the semiconductor industry, and started his career as a mask design engineer with STMicroelectronics, and later worked on automating various aspects of physical design, FPGA and embedded domains.
Praveen Patel, Director Product Engineering at Cadence, is part of the Digital Sign-off Group and leads product engineering and strategic customer engagements for Cadence’s Liberate tools. He has been with Cadence for more than 10 years. In his career which spans over more than two decades, he got multiple opportunities to work in various roles on both sides of the aisle – EDA vendor and User for EDA Solution – allowing him a unique perspective solving design challenges for Cadence customers.
Philippe Hurat (Q&A)
Rod Metcalfe (Q&A)
Arm uses Cadence Liberate cell characterization technology for all library development. Liberate runs natively on the Arm Neoverse architecture, which has enabled Arm to use AWS Graviton2 processors benefiting from great scalability at a lower cost.